VHDL Implementation of High Performance and Dynamically Configured Multi-port Cache Memory

Loading...
Thumbnail Image

Authors

Bajwa, Hassan
Macwan, Isaac

Issue Date

2011

Type

Presentation

Language

Keywords

Faculty research day

Research Projects

Organizational Units

Journal Issue

Alternative Title

Abstract

Description

This project presents the implementation of 64x64 multi-port dynamically configured SRAM in VHDL (VHSIC hardware description language). It employs isolation nodes and dynamic memory partitioning algorithm to facilitate simultaneous multi-port accesses without duplicating bit-lines. VHDL test-bench is developed to verify the functionality of the dynamically configured memory. Results demonstrate that critical memory operations such as "read miss", "write miss" and "write bypass" can be performed using newly proposed low power, area efficient dynamically configured memory.

Citation

Poster 16

Publisher

License

Journal

Volume

Issue

PubMed ID

DOI

ISSN

EISSN