A θ(logn) Algorithm For Modulo Multiplication

No Thumbnail Available

Authors

Elleithy, Khaled M.
Bayoumi, Magdy A.

Issue Date

1989-08-19

Type

Article

Language

Keywords

Algorithms analysis , Computer science , Data algorithms

Research Projects

Organizational Units

Journal Issue

Alternative Title

Abstract

Description

A θ(log n) algorithm for large moduli multiplication for Residue Number System (RNS) based architectures is proposed. The proposed modulo multiplier is much faster than previously proposed multipliers and more area efficient. The implementation of the multiplier is modular and is based on simple cells which leads to efficient VLSI realization. A VLSI implementation using 3 micron CMOS process shows that a pipelined n-bit modulo multiplication scheme can operate with a throughput of 30 M operation per second.

Citation

Publisher

License

Journal

Volume

Issue

PubMed ID

DOI

ISSN

EISSN